

| Computer Engineering Program |              | Program:         | CCEC                            |
|------------------------------|--------------|------------------|---------------------------------|
| Academic Year:               | 2021/2022    | Semester:        | FALL 2021                       |
| Course Code:                 | CMPN 111     | Course<br>Title: | Logic Design II                 |
| Day:                         | Saturday     | Date:            | January 22 <sup>nd</sup> , 2022 |
| Time:                        | 8:30 - 10:30 | Full Mark:       | 40                              |



Question (1):

[20]

- Given the state diagram below, design a synchronous sequential circuit using JK flip-flops with PAL technology to implement it. [Hint: When External input = "0, it will act normally, E = "1" it will reset ]
- Define its functionality.
- Redesign using
  - o DFF/PLA technology
- Calculate the following timing parameters; for each design;
  - a. Propagation delay t<sub>PD</sub>.
  - b. Setup time ts.
  - c. Hold time t<sub>H.</sub>
  - d. Clock-to-output delay toc.
  - e. Clock-to-output delay through the logic array tocz.
  - f. System clock to system clock delay t<sub>SCS</sub> (minimum frequency of operation)

## [Assume the delay time for each gate is 1.5 ns & each F.F. is 3 ns, t<sub>s</sub>=0.5ns]

